ȸ α â


α ޴

!  å

 󼼺
Verilog HDL - Verilog HDL ̿  ý


Verilog HDL - Verilog HDL ̿ ý

̽ |

Ⱓ
2020-03-10
뷮
155 K
PCƮºPC
Ȳ
1, 0, 0
å α׷ ġ ȵǽó?å α׷  ġ
 Ұ
 Ұ
ټ

 Ұ

Verilog HDL ϵ ϴ Դϴ. ϰ ϴ ϵ ǻͰ ִ ǥϰ, ǻ͸ ̿ ȸ 踦 ȿ Ϸϱ Դϴ. ϵ Ư ظ ϵ ǻͰ ִ ڵ Ÿ ʿմϴ. ǻʹ 츮 Verilog HDL ڵ带 غ Ǿ ڰ ߸ Ͽ ϴ. å Verilog HDL ̿Ͽ ϵ ϰ ϴ ڰ ʵ ְ մϴ.

1 ý(Digital System) Ͽ մϴ. ý 2 Ʈ, Ʈ, 忡 Ͽ ϰ, Ī AND, OR, NOT Ʈ Ұմϴ. 1 0 ϴ ϰ, CMOS Ʈ Ư ˾ƺϴ. FPGA ASIC Ͽ մϴ.
2 ýۿ ϴ ο (Boolean Algebra) մϴ. (Axiom) ϰ (Theorem) Ư Ʈ ȸθ ̿Ͽ մϴ. ǥ SOP POS Ÿ , ϰ ִ ī Ұմϴ.
3 Verilog HDL ⺻ Ұմϴ. ϴ , ͸ ǥϴ , ϴ ڸ ϴ , ϴ , 𵨸 մϴ. , Verilog HDL ̿Ͽ ȸθ ϱ ׽Ʈ ġ ۼ մϴ. ϰ ִ ý ½ũ 캾ϴ.
4 ȸ(Combinational Logic) Verilog HDL ڵ Բ մϴ. Ʈ ȸ (Behavioral) (Structural) 캾ϴ. ȸ Ǵ assign always Ư¡ if-else, case Ұմϴ. ý 迡 ϴ Ƽ÷, ڴ, ڴ ȸ ϰ, Verilog HDL մϴ. ȸ ݰ, , Carry Look-Ahead , Prefix մϴ. ȸ ׽Ʈ ġ ۼ Ұմϴ.
5 ȸ(Sequential Logic) Verilog HDL ڵ Բ մϴ. ȸο ʿ ڸ Ұմϴ. ȸ ؾ ϴ Non-blocking Blocking ǥ ̸ ϵ ռ ̿Ͽ մϴ. ȸο Ͽ ˾ƺ, ǥ ȸ FSM īͿ ȣ FSM 踦 ̿Ͽ մϴ. , FSM ϱ Verilog HDL ڵ带 Ұմϴ. Ǵ Ʈ ۰ Verilog HDLڵ带 캾ϴ.
6 ȸο ȸ Ÿ̹(Timing) Ͽ մϴ. (Propagation Delay) (Contamination Delay) ϰ ۸ġ(Glitch) Ͽ ˾ƺϴ. ȸ ļ ϴ ¾(setup) ŸӰ Ȧ(hold) Ÿ (violation) Ͽ մϴ. ȸ ¿ ؾ ϰ, Verilog HDL ð (delay) ǥϴ Ұմϴ.
7忡 Ʈ 극 带 ̿Ͽ ׸Ʈ ڴ, ī, DZ FSM մϴ. 극 忡 IC Ȱ Ͽ ȸ մϴ. ǽ ؼ ϵ Ư ֱ⸦ մϴ. 극 忡 ϴ IC ο Ʈ ø÷ ÿ ϴ ϵ ü մϴ.
8忡 Verilog HDL ̿Ͽ ϵ ϰ, ùķ̼Ͽ ڵ带 մϴ. , Verilog HDL ڵ带 FPGA ϴ Ұմϴ. ׸Ʈ ڴ ȸθ Verilog HDL մϴ. 𵨽(Modelsim) ̿Ͽ ùķ̼ϴ , Quartus II α׷ Ͽ Intel FPGA ϴ Ұմϴ. 6 ׸Ʈ ϱ ÷ Ʈѷ ȸθ ϰ, ȸθ ̿Ͽ ġ 迡 մϴ. μ ALU ⺻ ä UART ۼ ȸθ ϰ մϴ. ȸθ Ͽ ũμ մϴ.

Verilog HDL å ܿ ɾ ֽϴ. ׷ ʺڵ Թڵ å ޵ 븸ε ȸθ ֽϴ. å ϸ Ÿ ؾ , ڵ Ÿ Verilog HDL ڵ带 ۼ ֽϴ. Verilog HDL Ұ ÿ ϴ ϵ ϴ Դϴ. ڵ Ÿ̶ Ǽ ɼ ߸鼭 ϵ ִ ڵԴϴ.

Verilog HDL ɾ , ʺڳ Թڵ å ٷ 븸 ؼ ϵ ϱ⸦ մϴ. μ, ȣó(DSP), ݵü, ÷ ݵü, ν ν ݵü, ΰ ݵü ݵü ϴ ־ å ޵ Verilog HDL Ͽ ȸθ ֽϴ. ̷ Ĩ Ǿ ϰ ֽϴ. ǻ͸ Ͽ Verilog HDL ϵ Ʈ α׷ ƴ϶ ÿ ϴ ϵ ϰ ִٴ Ͻñ⸦ ٶϴ.

ȸ 踦 Verilog HDL å ʿ伺 鼭 ̷ Դ å Ͽϴ. ڴ Intel, Broadcom ü ںǰ , ׸ бб , Ǽ ʴ Verilog HDL ڵ ϱ Ͽ Ͽϴ. Ÿ ׸ ϱ ￴ϴٸ ִ Ÿ ׸ ãø Ź帳ϴ.

å Verilog HDL ̿Ͽ ϵ 踦 ϴ ʺڵ ȸ ڷμ ù ߰ DZ ٶϴ.

ڼҰ

1998 KAIST ڰа л
2000 KAIST ڰа
2000-2005 ںǰ(KETI)
2005-2008 Univ. of California at Irvine ǻͰа ڻ
2008-2010 Intel Labs, Hillsboro, OR
2010- бб ڰа

Chapter 01. ý(Digital System)
Chapter 02. ο (Boolean Algebra)
Chapter 03. Verilog HDL
Chapter 04. ȸ(Combinational Logic)
Chapter 05. ȸ(Sequential Logic)
Chapter 06. Ÿ̹(Timing)
Chapter 07. IC ̿ ý ǽ
Chapter 08. Verilog HDL ̿ ý ǽ

ټ

  • 10
  • 8
  • 6
  • 4
  • 2

(ѱ 40̳)
侲
Ʈ
 ۼ ۼ õ

ϵ ϴ.